#### <u> Unit - 5</u>

- 1. Differentiate between combinational and sequential circuits.
- Differentiate between Mealy and Moore FSM models.
- 3. Draw Mealy and Moore FSM models with example state diagram and state table.
- 4. List out basic design steps of Sequential circuits.
- 5. Differentiate between synchronous and A synchronous sequential circuits .
- 6. Implement Sequential circuit using a) D FF b) T FF and C) JK FF



- 7. Describe Component of ASM and Explain Advantages of ASM
- 8. Draw ASM chart for the given FSM



What are the differences between combinational and sequential circuits? Answer : S.No. **Combinational Logic Circuits** Sequential Logic Circuits (1) Output depends only on the present Output depends on the present input and past output also. input. Comparatively harder to design. (2)Easier to design.

(2) Easier to design. Comparatively harder to design.

(3) Speed of operation is high. Speed of operation is comparatively low.

(4) Memory unit is not require-ed. Memory unit is required to store the pa-st outputs.

(5) Example: Parallel adder

Example: Serial adder.

(5) Example: Parallel adder

Moore Model

Its output a is function of present

S.No.

(1)

Answer:

|     | of states for implementing same function. | implementing same random                                          |
|-----|-------------------------------------------|-------------------------------------------------------------------|
| (3) | Moore model requires more number          | It requires less number of states for implementing same function. |
| (2) | Input changes does not affect the output. | Input changes may affect the output of the circuit.               |
|     | state only.                               | state as well as past input.                                      |

The "sequence detector" is a clocked sequential circuit or machine which is used to detect the des

binary sequence. Once we know the sequence which is to be detected, we can draw the state diag for it. From the state diagram, we can design the circuit. Generally it produces an output = 1, when

**Mealy Model** 

Its output is a function of present

A) The State diagrams on State tables described parlies are convenient for describing the behaviour

Synchronous Sequential Circuits [Unit - V]

5.9

### FINITE STATE MACHINE (FSM) REPRESENTATION USING MOORE AND MEALY STATE MODELS

Q14) Explain in detail about Mealy and Moore state machines.

Answer :

#### MOORE MACHINE

pefinition: When the output of a sequential circuit depends only on the present state of the flip-flop, then it is referred as Moore circuit or Moore machine.

Block Diagram of Moore Machine: As shown in Figure 1 for a Moore circuits, the output changes are synchronized to the clock, since the output Y(t) is a function of the present state only and can therefore change only when the state changes consequently. The output remains stable during any input change as shown in Figure 2. The outputs of Moore model circuit typically exhibit better behaviour than those of Mealy circuits, i.e., input changes do not result in unwanted glitches.



Moore machine can be mathematically expressed as,

The next state is determined uniquely by the present state and present inputs. Thus, (1)

$$Q(t + 1) = f{Q(t), X(t)}$$

The output function, Y(t) is a function of only the present state and is independent of the external - (2) input.

$$Y(t) = g\{Q(t)\}$$

#### MEALY MACHINE

Definition: When the output of the sequential circuit depends on the present state of the flip-flop and on the inputs then the sequential circuit is referred as a Mealy circuit or Mealy machine.

Block Diagram of Mealy Machine: The Figure 3 shows the simple block diagram of a Mealy machine.

in in

NICS

awn

in

tes tial



The output Q(t) can change at any time i.e., either the input (or) state changes, since Q(t) is a function of both. This gives rise to Y(t) an unexpected output change at  $T_0$  and  $T_3$  as shown in Figure 4, unwanted glitches result.



Since output Y(t) is a function of input and present state, so Y(t) changes with change in either input (or) present state.

Mealy machine is mathematically expressed as,

(1) The next state Q(t + 1) is determined uniquely by the present state Q(t) and present inputs x(t).
Thus,

$$Q(t + 1) = f(Q(t), x(t))$$

Where,

f = State transition function.

(2) The value of output function Y(t) is a function of present state Q(t) and input x(t).

$$Y(t) = g\{Q(t), x(t)\}$$

Where,

g = Output function.

Q15) With neat sketches explain the representation of FSM using Moore and Mealy state models.

#### Answer:

## MEALY STATE OF FSM

when the outputs depend on the current inputs as well as states, then the ESM can be named to

# PART - B ESSAY QUESTIONS WITH ANSWERS

## 5.1 BASIC DESIGN STEPS

Q12) Explain the basic design steps for the analysis of synchronous sequantial circuit with an example

The analysis of sequential circuits is used to determine the next state and output functions so that the behaviour of the circuit can be predicted. Analysis provides tabular descriptions of sequential circuits are particularly useful when sequential circuits are to be designed.

The suggested analysis procedure of a sequential circuit is given below,

 ${f STEP}\ {f I}$  : Draw the given logic schematic diagram.

STEP II: Determine the excitation equations for the flip-flop control inputs, from the logic diagram.

**STEP III:** Substitute the excitation equations into flip-flop characteristics equations to get transition equations.

 ${f STEP}$   ${f IV}$ : Use the transition equations to construct a transition table.

 $\mathsf{STEP}\ \mathsf{V}$  : Determine the output equations.

**STEP VI**: Add the output values to the transition table for each state (Moore model) or  $state/inp_U$  combination (Mealy model) to create a transition/output table.

STEP VII: Name the states and substitute state names for state variable combinations in the transition output table to get state/output table.

STEP VIII: Draw a state diagram corresponding to the state/output table.

**Example:** The analysis of the sequential circuits and the steps involved in it are explained through the following sequential circuit shown in Figure 1.

**STEP I (Excitation and Output Expression)**: As in case of combinational circuits, algebraic expressions can be used to express sequential circuits. In Figure 1, there are two D flip-flops and signals on their output has been named as  $Q_1$  and  $Q_2$ . These two outputs are the state variables, their value is the current state of the circuit. The signals corresponding to D input have been named as  $D_1$  and  $D_2$ . These signals provide the excitation for the D flip-flops on occurrence of the clock. Logic equations that express the excitation signals as functions of current state and input are called excitation equations and can be derived for the circuit corresponding in Figure 1 as,



Figure 1 Example of a Mealy Model of Clocked Synchronous Sequential Circuit

5.5 Sequential Circuits [Unit - V] ... (1)

$$D_1 = \overline{X}\overline{Q}_2 + \overline{Q}_1Q_2 \qquad (2)$$

$$\dots = \overline{X}\overline{Q}_1 + \overline{Q}_1Q_2 \qquad \dots$$

$$D_1 = XQ_2 + Q_1Q_2 \qquad ... (2)$$

$$D_2 = X\bar{Q}_1 + \bar{Q}_1Q_2 \qquad ... (2)$$

and the output expression is

t expression is ... (3)
$$z = \overline{x}Q_1 + x\overline{Q}_1\overline{Q}_2$$

(Transition Equations): These are the equations which express the next value of the state variables dre the equations which express the next value of the state variables of the state variables of the state and input. These are obtained by substituting the excitation expressions of the state and input. These are obtained by substituting the excitation expressions of the state variables. input. These are obtained by substituting the excitation expressions into its characteristic equation. For example in Figure 1, the flip-flops used are D type. The  $\frac{\partial P}{\partial P} = \frac{\partial P}{\partial P} = \frac{\partial$ \*\* cteristic equations are,

$$Q_1^+ = D_1$$

$$Q_2^{\pm} = D_2$$

Substituting the excitation equations of  $D_1$  and  $D_2$  given by Eqs. (1) and (2), we get,

$$Q_2^{\pm}=\bar{x}\bar{Q}_2+\bar{Q}_1Q_2$$

$$Q_2^+ = \overline{x}\overline{Q}_1 + \overline{Q}_1Q_2$$

(Transition Tables): Transition table is the tabular representation of the transition and output This table has three columns one each for present state variable, the next state variables and ne output variables.

The present state section contains all the possible combinations of values for the state variables. This if there are p state variables, then this section contains 2p rows. The next state section has one for each combination of values of the external input variables. Hence if there are n external input grables, then this section consists of 2<sup>n</sup> columns. The structure of third section of transition table depends whether the circuit is Mealy or Moore type. As the outputs for Mealy circuit are functions of both the present state and external inputs, output state section thus contains one column for each combination if values of input/present variables.

The transition tables for example in Figure 1 is shown in Table 1. In present state section, the four umbinations of  $\mathrm{Q}_1$  and  $\mathrm{Q}_2$  are listed. As there is only one external input variable, there are two columns inext state section one for x = 0 and other for

The entries within next state section correspond to  $Q_1^+$  and  $Q_2^+$  values for the various values of  $x_1$ ,  $\mathbb{Q}_2$  and  $\mathbb{Q}_2$ . These values are obtained by evaluating the Eqs. (1) and (2). The output section also has  $\infty$  columns to correspond to the two possible values of the input variable x. The entries for this section Itable are obtained by evaluating Eq. (3), for all combinations of values of x,  $Q_1$  and  $Q_2$ .

| Table 1 Transition Table for Example in Figure 1 |                                                    |                                                                                                                                                                 |                                                    |  |  |  |  |  |
|--------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| Next Sta                                         | Output Z                                           |                                                                                                                                                                 |                                                    |  |  |  |  |  |
| Inpu                                             |                                                    |                                                                                                                                                                 |                                                    |  |  |  |  |  |
| - O                                              | 1                                                  | 0                                                                                                                                                               | 1                                                  |  |  |  |  |  |
| 10                                               | 01                                                 | 0                                                                                                                                                               | 1                                                  |  |  |  |  |  |
| 11                                               | 11                                                 | 0                                                                                                                                                               | 0                                                  |  |  |  |  |  |
| 10                                               | 00                                                 | 1                                                                                                                                                               | 0                                                  |  |  |  |  |  |
| 00                                               | 00                                                 | 1                                                                                                                                                               | 0                                                  |  |  |  |  |  |
|                                                  | Next Star<br>  Inpa<br>  0<br>  10<br>  11<br>  10 | Next State Q <sup>†</sup> Q <sup>‡</sup> / <sub>2</sub> Input (x)           0         1           10         01           11         11           10         00 | Next State Q <sub>1</sub> +Q <sub>2</sub>   Output |  |  |  |  |  |

STEP IV (Excitation Table): The excitation table shows the flip-flop excitation input values required to make the machine go to next state, for each combination of coded state and input.

This structure and content of this table depends on the type of flip-flops used. The excitation table consists of three sections, the present state, excitation and output sections. The present state and output section are obtained as discussed for transition table. However the excitation section is obtained by evaluating excitation expression.

The excitation table for example in Figure 1 is shown in Table 2 and is obtained by evaluation excitation equations for  $D_1$  and  $D_2$  given by Eqs. (1) and (2).

Table 2 Excitation Table for Example in figure Excitation  $(D_1D_2)$ Output (z) Present State Input (x) Input (x)  $(Q_1Q_2)$ 0 1 0 1 00 0 1 10 01 01 0 0 11 11 10 10 0 00 1 11 00 00 0 1

STEP V (State Table): The state table indicates all transitions from each present state to the next state for different values of input signal. The state table has three sections, the present state, next state and output section. Each combination of values of the state variables is assigned a unique alphanumeric symbol. Then the present and next state sections of state table are obtained by simply replacing the binary code for each code in the transition table by the new symbol.

The output section is identical with that of transition table. The state table for circuit in example in Figure 1 is shown in Table 3.

Table 3 State Table for Example in Figure 1

| Present<br>State | Next Sto | Output (z) |     |   |
|------------------|----------|------------|-----|---|
|                  | , Inp    |            |     |   |
| 2                | 0        | 1 .        | 0   | 1 |
| 00 → A           | C .      | В          | 0 . | 1 |
| 01 → B           | D        | D          | 0   | 0 |
| 10 → C           | С        | Α          | 1   | 0 |
| 11 → D           | Δ        | ٨          | 1   |   |

STEP VI (State Diagram (or) State Transition Diagrams): This is graphical representation of state table. Each state is represented by a labelled node. Directed branches connect the nodes to show transitions between states. The directed branches are labelled according to the values of the external input variables permit the transition to exist. The outputs of the sequential circuit are also indicated on the state diagram. For Mealy sequential circuits, the outputs appear on the directed branches along with external inputs. Whereas in case of Moore type of circuits, the outputs are included within the nodes along with their associated states. The state diagram for the circuit in Figure 1 is shown in Figure 2.

|            | (4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ) It is based on the enable function                                  | Flip-flop are used as a first of the pulses. It works on the basis of clock pulses. It is an edge triggered, it means that the output and the next state input changes when there is a change in clock pulse whether it may a positive or negative clock pulse. |          |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Q3) Distin | guish bet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ween synchronous and asynchrono                                       | ous sequential circuit.                                                                                                                                                                                                                                         | [July .  |
| Answer:    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                       | Asynchronous Sequential Circuits                                                                                                                                                                                                                                |          |
|            | S.No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Synchronous Sequential Circuits                                       | - chronous circuits, memory                                                                                                                                                                                                                                     |          |
|            | (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | In synchronous circuits, memory elements are clocked flip-flops.      | flops or time delay elements.                                                                                                                                                                                                                                   |          |
|            | (2) In synchronous enematy input significant significa |                                                                       | In asynchronous circuits change in input signals can affect memory                                                                                                                                                                                              | e in ory |
|            | (3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | The maximum operating speed of clock depends on time delays involved. | Because of absence of clock, asynchronous circuits can operate faster than synchronous circuits.                                                                                                                                                                |          |
|            | (4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Easier to design.                                                     | More difficult to design.                                                                                                                                                                                                                                       |          |
| Q4) Defin  | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns characteristic equation, charact                                   | teristic table and excitation table.                                                                                                                                                                                                                            | ne/July  |

Answer:

```
Q9) What are the basic components of ASM?

Answer:

Following are the three basic components of ASM charts,
```

(1) State box.

2) Decision box.

Conditional output box.

```
Synchronous Sequential Circuits [Unit - V]
Q10) What the advantages of ASM chart?
Answer:
```

Easy to understand. (1)

The advantages of ASM chart include the following,

- (2) May have one or more equivalent forms.
- Can describe both combinational and sequential circuits. (3) Have structured approach to visualize a sequential problem.